邮箱登录 | 所务办公 | 收藏本站 | English | 中国科学院
 
首页 计算所概况 新闻动态 科研成果 研究队伍 国际交流 技术转移 研究生教育 学术出版物 党群园地 科学传播 信息公开
国际交流
学术活动
交流动态
学术交流
现在位置:首页 > 国际交流 > 学术活动
CoRAM: An FPGA Architecture for Computing
2014-09-19 | 【 【打印】【关闭】

时间:2014年9月24日(周三)下午2:00-4:00
地点:计算所446会议室
主讲人:Professor James C. Hoe
 
报告摘要:
Despite their promise in both processing performance and efficiency, today's FPGAs remain poorly matched to serve as computing devices. This is especially noticeable in their lack of an appropriate native memory architecture. The CoRAM (Connected RAM) project has been rethinking the FPGA architecture from scratch for a new generation of first-class reconfigurable computing devices. This talk will present the CoRAM FPGA architecture and its high-level memory abstraction that serves as a portable, high-performance bridge between the distributed in-fabric computation kernels and the off-chip DRAM. The talk will discuss a current effort to support the CoRAM abstraction on the hardware of near-term commercially available FPGAs. Please see the CoRAM project page (http://www.ece.cmu.edu/~coram) for more information including online demos and tutorials.

主讲人简介:
James C. Hoe is Professor of Electrical and Computer Engineering at Carnegie Mellon University. He received his Ph.D. in EECS from Massachusetts Institute of Technology in 2000 (S.M., 1994). He received his B.S. in EECS from UC Berkeley in 1992. He is interested in many aspects of computer architecture and digital hardware design, including the specific areas of FPGA architecture for computing; digital signal processing hardware; and high-level hardware design and synthesis. He co-directs the Computer Architecture Lab at Carnegie Mellon (CALCM) and is affiliated with the Center for Silicon System Implementation (CSSI). He is a Fellow of IEEE. For more information, please visit http://www.ece.cmu.edu/~jhoe.

 
网站地图 | 联系我们 | 意见反馈 | 所长信箱
 
京ICP备05002829号 京公网安备1101080060号